# **Power MOSFET** # -60 V, -12 A, P-Channel DPAK This Power MOSFET is designed to withstand high energy in the avalanche and commutation modes. Designed for low-voltage, highspeed switching applications in power supplies, converters, and power motor controls. These devices are particularly well suited for bridge circuits where diode speed and commutating safe operating areas are critical and offer an additional safety margin against unexpected voltage transients. #### **Features** - Avalanche Energy Specified - I<sub>DSS</sub> and V<sub>DS(on)</sub> Specified at Elevated Temperature - Designed for Low-Voltage, High-Speed Switching Applications and to Withstand High Energy in the Avalanche and Commutation Modes - NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------|------------| | Drain-to-Source Voltage | V <sub>DSS</sub> | -60 | Vdc | | Gate-to-Source Voltage - Continuous - Non-repetitive (t <sub>p</sub> ≤ 10 ms) | V <sub>GS</sub><br>V <sub>GSM</sub> | ± 20<br>± 25 | Vdc<br>Vpk | | | I <sub>D</sub><br>I <sub>DM</sub> | -12<br>-18 | Adc<br>Apk | | Total Power Dissipation @ T <sub>a</sub> = 25°C | $P_{D}$ | 55 | W | | Operating and Storage Temperature<br>Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C | | Single Pulse Drain-to-Source Avalanche Energy – Starting $T_J$ = 25°C ( $V_{DD}$ = 25 Vdc, $V_{GS}$ = 10 Vdc, Peak $I_L$ = 12 Apk, L = 3.0 mH, $R_G$ = 25 $\Omega$ ) | E <sub>AS</sub> | 216 | mJ | | Thermal Resistance - Junction-to-Case - Junction-to-Ambient (Note 1) - Junction-to-Ambient (Note 2) | $egin{array}{c} R_{ heta JC} \ R_{ heta JA} \ R_{ heta JA} \end{array}$ | 2.73<br>71.4<br>100 | °C/W | | Maximum Lead Temperature for Soldering<br>Purposes, 1/8 in. from case for<br>10 seconds | T <sub>L</sub> | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. When surface mounted to an FR4 board using 1 in pad size (Cu area = $1.127 \text{ in}^2$ ). - 2. When surface mounted to an FR4 board using the minimum recommended pad size (Cu area = $0.412 \text{ in}^2$ ). ### ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> R <sub>DS(on)</sub> TYP | | I <sub>D</sub> MAX | | |----------------------------------------------|---------------------|--------------------|--| | -60 V | 155 mΩ @ –10 V, 6 A | -12 A | | #### MARKING DIAGRAMS = Year = Work Week WW = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. ## **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Cha | Symbol | Min | Тур | Max | Unit | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------|--------------|--------------|--------------|------| | OFF CHARACTERISTICS | | | | | | | | Drain-to-Source Breakdown Volta ( $V_{GS} = 0 \text{ Vdc}, I_D = -0.25 \text{ mA}$ ) (Positive Temperature Coefficient | V <sub>(BR)DSS</sub> | -60<br>- | -<br>67 | _<br>_ | Vdc<br>mV/°C | | | Zero Gate Voltage Drain Current ( $V_{GS} = 0 \text{ Vdc}, V_{DS} = -60 \text{ Vdc}, T$ ( $V_{GS} = 0 \text{ Vdc}, V_{DS} = -60 \text{ Vdc}, T$ | I <sub>DSS</sub> | -<br>- | -<br>- | -10<br>-100 | μAdc | | | Gate-Body Leakage Current (V <sub>GS</sub> | s = ± 20 Vdc, V <sub>DS</sub> = 0 Vdc) | I <sub>GSS</sub> | _ | - | -100 | nAdc | | ON CHARACTERISTICS (Note 3) | | • | | | | | | Gate Threshold Voltage<br>(V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = -250 μAdc)<br>(Negative Temperature Coefficie | V <sub>GS(th)</sub> | -2.0<br>- | -2.8<br>4.5 | -4.0<br>- | Vdc<br>mV/°C | | | Static Drain-Source On-State Rec<br>(V <sub>GS</sub> = -10 Vdc, I <sub>D</sub> = -6.0 Adc) | R <sub>DS(on)</sub> | - | 0.155 | 0.180 | Ω | | | $\label{eq:controller} \begin{split} & \text{Drain-to-Source On-Voltage} \\ & \text{(V}_{GS} = -10 \text{ Vdc, I}_D = -12 \text{ Adc)} \\ & \text{(V}_{GS} = -10 \text{ Vdc, I}_D = -6.0 \text{ Adc,} \end{split}$ | V <sub>DS(on)</sub> | | -1.86<br>- | -2.6<br>-2.0 | Vdc | | | Forward Transconductance (V <sub>DS</sub> = | gFS | | 8.0 | - | Mhos | | | DYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | | C <sub>iss</sub> | - | 500 | 750 | pF | | Output Capacitance | (V <sub>DS</sub> = -25 Vdc, V <sub>GS</sub> = 0 Vdc,<br>F = 1.0 MHz) | C <sub>oss</sub> | - | 150 | 250 | | | Reverse Transfer Capacitance | , | C <sub>rss</sub> | - | 50 | 100 | | | SWITCHING CHARACTERISTICS | (Notes 3 and 4) | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | _ | 10 | 20 | ns | | Rise Time | (V <sub>DD</sub> = -30 Vdc, I <sub>D</sub> = -12 A, | t <sub>r</sub> | - | 45 | 85 | | | Turn-Off Delay Time | $V_{GS} = -10 \text{ V}, R_G = 9.1 \Omega$ | t <sub>d(off)</sub> | - | 26 | 40 | | | Fall Time | | t <sub>f</sub> | - | 48 | 90 | | | Gate Charge | | $Q_{T}$ | _ | 15 | 30 | nC | | | $(V_{DS} = -48 \text{ Vdc}, V_{GS} = -10 \text{ Vdc}, $<br>$I_{D} = -12 \text{ A})$ | $Q_{GS}$ | - | 4.0 | - | - | | | _ , | $Q_{GD}$ | - | 7.0 | _ | | | DRAIN-SOURCE DIODE CHARAC | CTERISTICS (Note 3) | | | | | | | Diode Forward On–Voltage ( $I_S = 12$ Adc, $V_{GS} = 0$ V) ( $I_S = 12$ Adc, $V_{GS} = 0$ V, $T_J = 15$ | V <sub>SD</sub> | | -1.6<br>-1.3 | -2.5<br>- | Vdc | | | Reverse Recovery Time (I <sub>S</sub> = 12 A, dI <sub>S</sub> /dt = 100 A/ $\mu$ s ,V <sub>GS</sub> = 0 V) | | t <sub>rr</sub> | - | 50 | | ns | | | | t <sub>a</sub> | - | 40 | - | 1 | | | | t <sub>b</sub> | - | 10 | - | 1 | | Reverse Recovery Stored Charge | Q <sub>RR</sub> | _ | 0.10 | - | μС | | Indicates Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Switching characteristics are independent of operating junction temperature. ## TYPICAL PERFORMANCE CURVES (T<sub>J</sub> = 25°C unless otherwise noted) 24 $V_{DS} \ge -10 \text{ V}$ 22 20 125°C 18 16 14 10 01 6 3 8 9 10 -V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Drain Current and Temperature Figure 4. On-Resistance versus Drain Current and Gate Voltage Figure 5. On-Resistance Variation with **Temperature** Figure 6. Drain-To-Source Leakage **Current versus Voltage** GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (V) Figure 7. Capacitance Variation Figure 9. Resistive Switching Time Variation versus Gate Resistance Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 10. Diode Forward Voltage versus Current Figure 12. Diode Reverse Recovery Waveform Figure 13. Thermal Response #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|-------------------|-----------------------| | NTD2955G | DPAK<br>(Pb-Free) | 75 Units / Rail | | NTD2955-1G | IPAK<br>(Pb-Free) | 75 Units / Rail | | NTD2955T4G | DPAK<br>(Pb-Free) | 0500 /T 0 D l | | NVD2955T4G* | DPAK<br>(Pb-Free) | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP #### PACKAGE DIMENSIONS ## **DPAK (SINGLE GAUGE)** CASE 369C ISSUE D - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. - 2. CON HOLLING DIMENSION: INCHES. 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSIONS b3, L3 and Z. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. - DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. ADJUMS A AND B ARE DETERMINED AT DATUM - PLANE H. | | INCHES | | MILLIM | IETERS | |-----|-----------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.030 | 0.045 | 0.76 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | E | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 | BSC | 2.29 BSC | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.108 REF | | 2.74 REF | | | L2 | 0.020 | BSC | 0.51 BSC | | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN #### **SOLDERING FOOTPRINT\*** $\left(\frac{\text{mm}}{\text{inches}}\right)$ SCALE 3:1 <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### IPAK CASE 369D ISSUE C #### NOTES: - DIMENSIONING AND TOLERANCING PER ANGLY 14 FM 1999 - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | $\overline{}$ | | | | | |---------------|-----------|-------|----------|--------| | | INCHES | | MILLIN | IETERS | | DIM | MIN | MAX | MIN | MAX | | Α | 0.235 | 0.245 | 5.97 | 6.35 | | В | 0.250 | 0.265 | 6.35 | 6.73 | | С | 0.086 | 0.094 | 2.19 | 2.38 | | D | 0.027 | 0.035 | 0.69 | 0.88 | | E | 0.018 | 0.023 | 0.46 | 0.58 | | F | 0.037 | 0.045 | 0.94 | 1.14 | | G | 0.090 BSC | | 2.29 BSC | | | Н | 0.034 | 0.040 | 0.87 1.0 | | | J | 0.018 | 0.023 | 0.46 | 0.58 | | K | 0.350 | 0.380 | 8.89 | 9.65 | | R | 0.180 | 0.215 | 4.45 | 5.45 | | S | 0.025 | 0.040 | 0.63 | 1.01 | | ٧ | 0.035 | 0.050 | 0.89 | 1.27 | | Z | 0.155 | | 3.93 | | #### STYLE 2: PIN 1. GATE - 2. DRAIN - S. SOURCE - 4. DRAIN #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Japan Customer Focus Cente Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative