

## 0.1-µV/°C Drift, Low-Noise, Rail-to-Rail Output, 36-V, Zero-Drift OPERATIONAL AMPLIFIERS

Check for Samples: OPA2180, OPA4180

#### **FEATURES**

Low Offset Voltage: 75 µV (max)

Zero-Drift: 0.1 uV/°C Low Noise: 10 nV/√Hz Very Low 1/f Noise

**Excellent DC Precision:** 

 PSRR: 126 dB CMRR: 114 dB

 Open-Loop Gain (A<sub>OL</sub>): 120 dB Quiescent Current: 525 µA (max) Wide Supply Range: ±2 V to ±18 V

Rail-to-Rail Output:

Input Includes Negative Rail Low Bias Current: 250 pA (typ)

**RFI Filtered Inputs** MicroSIZE Packages



Time (1 s/div)

#### APPLICATIONS

- **Bridge Amplifiers**
- **Strain Gauges**
- **Test Equipment**
- **Transducer Applications**
- **Temperature Measurement**
- **Electronic Scales**
- Medical Instrumentation
- **Resister Thermal Detectors**
- **Precision Active Filters**

### DESCRIPTION

The OPA2180 and OPA4180 operational amplifiers use zero-drift techniques to simultaneously provide low offset voltage (75 µV), and near zero-drift over and temperature. These high-precision, low quiescent current amplifiers offer high input impedance and rail-to-rail output swing within 18 mV of the rails. The input common-mode range includes the negative rail. Either single or dual supplies can be used in the range of +4.0 V to +36 V (±2 V to ±18 V).

The dual version is offered in MSOP-8 and SO-8 packages. The quad is offered in SO-14 and TSSOP-14 packages. All versions are specified for operation from -40°C to +105°C.

#### **Zero-Drift Amplifier Portfolio**

| VERSION               | PRODUCT               | OFFSET VOLTAGE (μV) | OFFSET VOLTAGE DRIFT (μV/°C) | BANDWIDTH<br>(MHz) |
|-----------------------|-----------------------|---------------------|------------------------------|--------------------|
| Single <sup>(1)</sup> | OPA188 (4 V to 36 V)  | 25                  | 0.085                        | 2                  |
|                       | OPA333 (5 V)          | 10                  | 0.05                         | 0.35               |
| Single                | OPA378 (5 V)          | 50                  | 0.25                         | 0.9                |
|                       | OPA735 (12 V)         | 5                   | 0.05                         | 1.6                |
|                       | OPA2188 (4 V to 36 V) | 25                  | 0.085                        | 2                  |
|                       | OPA2180 (4 V to 36 V) | 75                  | 0.35                         | 2                  |
| Dual                  | OPA2333 (5 V)         | 10                  | 0.05                         | 0.35               |
|                       | OPA2378 (5 V)         | 50                  | 0.25                         | 0.9                |
|                       | OPA2735 (12 V)        | 5                   | 0.05                         | 1.6                |
| Quad <sup>(1)</sup>   | OPA4188 (4 V to 36 V) | 25                  | 0.085                        | 2                  |
| Quad                  | OPA4180 (4 V to 36 V) | 75                  | 0.35                         | 2                  |
| Quad                  | OPA4330 (5 V)         | 50                  | 0.25                         | 0.35               |

(1) Shaded rows denote future product releases.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### PACKAGE INFORMATION(1)

| PRODUCT                | PACKAGE-<br>LEAD         | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |
|------------------------|--------------------------|-----------------------|-----------------------------------|--------------------|--------------------|------------------------------|
| DUAL                   |                          |                       |                                   |                    |                    |                              |
| OD40400                | 00.0                     |                       | -40°C to +105°C                   | 04.00              | OPA2180ID          | Rails, 100                   |
| OPA2180                | SO-8                     | D                     | -40 C to +105 C                   | 2180               | OPA2180IDR         | Tape and Reel, 2500          |
| OPA2180 <sup>(2)</sup> | 80 <sup>(2)</sup> MSOP-8 | DGK                   | –40°C to +105°C                   | TBD                | OPA2180IDGKT       | Tape and Reel, 250           |
| OPAZ160                | WISOF-6                  | DGK                   | -40 C to +105 C                   | IBD                | OPA2180IDGKR       | Tape and Reel, 2500          |
| QUAD                   |                          |                       |                                   |                    |                    |                              |
|                        | SO-14                    | D                     | –40°C to +105°C                   | OPA4180            | OPA4180ID          | Rails, 90                    |
| ODA 4490(2)            | 30-14                    | D                     | -40 C to +105 C                   | UPA4160            | OPA4180IDR         | Tape and Reel, 2000          |
| OPA4180 <sup>(2)</sup> | TSSOP-14                 | PW                    | –40°C to +105°C                   | OPA4180            | OPA4180IPW         | Rails, 90                    |
|                        | 1330P-14                 | FVV                   | -40 C 10 +105 C                   | UFA4160            | OPA4180IPWR        | Tape and Reel, 2000          |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

### ABSOLUTE MAXIMUM RATINGS(1)

|                          |                            | OPA2180, OPA4180         | UNIT |  |  |
|--------------------------|----------------------------|--------------------------|------|--|--|
| Supply voltage           |                            | ±20, 40 (single supply)  | V    |  |  |
| Signal input terminals   | Voltage                    | (V–) – 0.5 to (V+) + 0.5 | V    |  |  |
| Signal input terminals   | Current                    | ±10                      | mA   |  |  |
| Output short-circuit (2) |                            | Continuous               |      |  |  |
| Operating temperature    | )                          | -55 to +125              | °C   |  |  |
| Storage temperature      |                            | -65 to +150              | °C   |  |  |
| Junction temperature     |                            | +150                     | °C   |  |  |
| ·                        | Human body model (HBM)     | 1.5                      | kV   |  |  |
| ESD ratings              | Charged device model (CDM) | 1                        | kV   |  |  |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only and functional operation of the device at these or any other conditions beyond those specified is not implied.

<sup>(2)</sup> Shaded rows denote future product releases.

<sup>(2)</sup> Short-circuit to ground, one amplifier per package.



## ELECTRICAL CHARACTERISTICS: $V_S = \pm 2 \text{ V to } \pm 18 \text{ V (V}_S = +4 \text{ V to } +36 \text{ V)}$

At  $T_A$  = +25°C,  $R_L$  = 10 k $\Omega$  connected to  $V_S/2$ , and  $V_{COM}$  =  $V_{OUT}$  =  $V_S/2$ , unless otherwise noted.

|                      |                                    |         |                                                                                                               | OPA2180, OPA4180 |                            | 180        |                       |
|----------------------|------------------------------------|---------|---------------------------------------------------------------------------------------------------------------|------------------|----------------------------|------------|-----------------------|
|                      | PARAMETER                          |         | CONDITIONS                                                                                                    | MIN              | TYP                        | MAX        | UNIT                  |
| OFFSET \             | <b>VOLTAGE</b>                     |         |                                                                                                               |                  |                            | <u>.</u>   |                       |
| V <sub>OS</sub>      | Input offset voltage               |         |                                                                                                               |                  | 15                         | 75         | μV                    |
| dV <sub>OS</sub> /dT | Input offset voltage drift         |         | $T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}$                                                          |                  | 0.1                        | 0.35       | μV/°C                 |
|                      |                                    |         | $V_S = 4 \text{ V to } 36 \text{ V}, V_{CM} = V_S/2$                                                          |                  | 0.1                        | 0.5        | μV/V                  |
| PSRR                 | Power-supply rejection ra          | tio     | $T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C},$<br>$V_S = 4 \text{ V to } 36 \text{ V}, V_{CM} = V_S/2$ |                  |                            | 0.5        | μV/V                  |
|                      | Long-term stability                |         |                                                                                                               |                  | See<br>note <sup>(1)</sup> |            | μV                    |
|                      | Channel separation, dc             |         |                                                                                                               |                  | 1                          |            | μV/V                  |
| INPUT BI             | AS CURRENT                         |         |                                                                                                               |                  |                            | ·          |                       |
|                      | Input hige current                 |         | $V_{CM} = V_S/2$                                                                                              |                  | ±0.25                      | ±1         | nA                    |
| I <sub>B</sub>       | Input bias current                 |         | $T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}$                                                          |                  |                            | ±5         | nA                    |
|                      | Input offect current               |         |                                                                                                               |                  | ±0.5                       | ±2         | nA                    |
| I <sub>OS</sub>      | Input offset current               |         | $T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}$                                                          |                  |                            | ±2.5       | nA                    |
| NOISE                |                                    |         |                                                                                                               |                  |                            |            |                       |
|                      | Input voltage noise                |         | f = 0.1 Hz to 10 Hz                                                                                           |                  | 0.25                       |            | $\mu V_{PP}$          |
| $\mathbf{e}_{n}$     | Input voltage noise density        |         | f = 1 kHz                                                                                                     |                  | 10                         |            | nV/Hz                 |
| i <sub>n</sub>       | Input current noise density        |         | f = 1 kHz                                                                                                     |                  | 10                         |            | fA/Hz                 |
| INPUT VO             | LTAGE RANGE                        |         |                                                                                                               |                  |                            |            |                       |
| $V_{CM}$             | Common-mode voltage range          |         |                                                                                                               | V-               |                            | (V+) - 1.5 | V                     |
|                      | $(V-) < V_{CM} < (V+) - 1.5 V$ 104 |         | 114                                                                                                           |                  | dB                         |            |                       |
| CMRR                 | Common-mode rejection              | ratio   | $T_A = -40$ °C to +105°C,<br>(V-) + 0.5 V < V <sub>CM</sub> < (V+) - 1.5 V                                    | 100              | 104                        |            | dB                    |
| INPUT IM             | PEDANCE                            |         |                                                                                                               |                  |                            | <u>.</u>   |                       |
|                      | Differential                       |         |                                                                                                               |                  | 100/6                      |            | MΩ/pF                 |
|                      | Common-mode                        |         |                                                                                                               |                  | 6/9.5                      |            | 10 <sup>12</sup> Ω/pF |
| OPEN-LO              | OP GAIN                            |         |                                                                                                               |                  |                            | '          |                       |
|                      |                                    |         | $(V-) + 500 \text{ mV} < V_O < (V+) - 500 \text{ mV}, R_L = 10 \text{ k}\Omega$                               | 110              | 120                        |            | dB                    |
| A <sub>OL</sub>      | Open-loop voltage gain             |         | $T_A = -40$ °C to +105°C,<br>(V–) + 500 mV < V <sub>O</sub> < (V+) – 500 mV, R <sub>L</sub> = 10 kΩ           | 104              | 114                        |            | dB                    |
| FREQUEN              | NCY RESPONSE                       |         |                                                                                                               |                  |                            | "          |                       |
| GBW                  | Gain-bandwidth product             |         |                                                                                                               |                  | 2                          |            | MHz                   |
| SR                   | Slew rate                          |         | G = +1                                                                                                        |                  | 0.8                        |            | V/µs                  |
|                      | 0.1%                               |         | V <sub>S</sub> = ±18 V, G = 1, 10-V step                                                                      |                  | 22                         |            | μs                    |
|                      | Settling time                      | 0.01%   | V <sub>S</sub> = ±18 V, G = 1, 10-V step                                                                      |                  | 30                         |            | μs                    |
|                      | Overload recovery time             |         | $V_{IN} \times G = V_{S}$                                                                                     |                  | 1                          |            | μs                    |
| THD+N                | Total harmonic distortion          | + noise | f = 1 kHz, G = 1, V <sub>OUT</sub> = 1 V <sub>RMS</sub>                                                       |                  | 0.0001                     |            | %                     |

<sup>(1) 1000-</sup>hour life test at  $+125^{\circ}$ C demonstrated randomly distributed variation in the range of measurement limits, or approximately 4  $\mu$ V.



## ELECTRICAL CHARACTERISTICS: $V_s = \pm 2 \text{ V to } \pm 18 \text{ V (V}_s = +4 \text{ V to } +36 \text{ V)}$ (continued)

At  $T_A$  = +25°C,  $R_L$  = 10 k $\Omega$  connected to  $V_S/2$ , and  $V_{COM}$  =  $V_{OUT}$  =  $V_S/2$ , unless otherwise noted.

|                   |                                   |                                                                                | OPA21     | 0       | İ          |      |  |
|-------------------|-----------------------------------|--------------------------------------------------------------------------------|-----------|---------|------------|------|--|
| PARAMETER         |                                   | CONDITIONS                                                                     | MIN       | TYP MAX |            | UNIT |  |
| OUTPU             | т                                 |                                                                                |           |         |            |      |  |
|                   |                                   | No load                                                                        |           | 8       | 18         | mV   |  |
|                   | Voltage output swing from rail    | $R_L = 10 \text{ k}\Omega$                                                     |           | 250     | 300        | mV   |  |
|                   |                                   | $T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, R_L = 10 \text{ k}\Omega$ |           | 325     | 360        | mV   |  |
| I <sub>sc</sub>   | Short-circuit current             |                                                                                |           | ±18     |            | mA   |  |
| Ro                | Open-loop output resistance       | f = 2 MHz, I <sub>O</sub> = 0 mA                                               |           | 120     |            | Ω    |  |
| C <sub>LOAD</sub> | Capacitive load drive             |                                                                                |           | 1       |            | nF   |  |
| POWER             | SUPPLY                            |                                                                                |           |         |            |      |  |
| V <sub>S</sub>    | Operating voltage range           |                                                                                | ±2 (or 4) | ±       | 18 (or 36) | V    |  |
|                   | O                                 |                                                                                |           | 450     | 525        | μΑ   |  |
| IQ                | Quiescent current (per amplifier) | $T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, I_O = 0 \text{ mA}$       |           |         | 600        | μΑ   |  |
| TEMPE             | RATURE                            |                                                                                |           |         |            |      |  |
|                   | Specified range                   |                                                                                | -40       |         | +105       | °C   |  |
|                   | Operating range                   |                                                                                | -40       |         | +125       | °C   |  |
|                   | Storage range                     |                                                                                | -65       |         | +150       | °C   |  |

#### **THERMAL INFORMATION: OPA2180**

|                         |                                              | OP     |            |        |
|-------------------------|----------------------------------------------|--------|------------|--------|
|                         | THERMAL METRIC <sup>(1)</sup>                | D (SO) | DGK (MSOP) | UNITS  |
|                         |                                              | 8 PINS | 8 PINS     |        |
| $\theta_{JA}$           | Junction-to-ambient thermal resistance       | 111.0  | 159.3      |        |
| $\theta_{\text{JCtop}}$ | Junction-to-case (top) thermal resistance    | 54.9   | 37.4       |        |
| $\theta_{JB}$           | Junction-to-board thermal resistance         | 51.7   | 48.5       | °C /// |
| Ψυτ                     | Junction-to-top characterization parameter   | 9.3    | 1.2        | °C/W   |
| ΨЈВ                     | Junction-to-board characterization parameter | 51.1   | 77.1       |        |
| $\theta_{JCbot}$        | Junction-to-case (bottom) thermal resistance | n/a    | n/a        |        |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **THERMAL INFORMATION: OPA4180**

|                  |                                              | OP      | OPA4180    |          |  |  |  |
|------------------|----------------------------------------------|---------|------------|----------|--|--|--|
|                  | THERMAL METRIC <sup>(1)</sup>                | D (SO)  | PW (TSSOP) | UNITS    |  |  |  |
|                  |                                              | 14 PINS | 14 PINS    |          |  |  |  |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | TBD     | TBD        |          |  |  |  |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | TBD     | TBD        |          |  |  |  |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | TBD     | TBD        | °C // // |  |  |  |
| ΨЈТ              | Junction-to-top characterization parameter   | TBD     | TBD        | °C/W     |  |  |  |
| $\Psi_{JB}$      | Junction-to-board characterization parameter | TBD     | TBD        |          |  |  |  |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | TBD     | TBD        |          |  |  |  |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



#### **PIN CONFIGURATIONS**

OPA2180 D, DGK PACKAGES (SO-8, MSOP-8) (TOP VIEW)



OPA4180 D, PW PACKAGES (SO-14, TSSOP-14) (TOP VIEW)





### TYPICAL CHARACTERISTICS

### **Table 1. Characteristic Performance Measurements**

| DESCRIPTION                                                    | FIGURE               |
|----------------------------------------------------------------|----------------------|
| I <sub>B</sub> and I <sub>OS</sub> vs Common-Mode Voltage      | Figure 1             |
| Input Bias Current vs Temperature                              | Figure 2             |
| Output Voltage Swing vs Output Current (Maximum Supply)        | Figure 3             |
| CMRR vs Temperature                                            | Figure 4             |
| 0.1-Hz to 10-Hz Noise                                          | Figure 5             |
| Input Voltage Noise Spectral Density vs Frequency              | Figure 6             |
| Open-Loop Gain and Phase vs Frequency                          | Figure 7             |
| Open-Loop Gain vs Temperature                                  | Figure 8             |
| Open-Loop Output Impedance vs Frequency                        | Figure 9             |
| Small-Signal Overshoot vs Capacitive Load (100-mV Output Step) | Figure 10, Figure 11 |
| No Phase Reversal                                              | Figure 12            |
| Positive Overload Recovery                                     | Figure 13            |
| Negative Overload Recovery                                     | Figure 14            |
| Small-Signal Step Response (100 mV)                            | Figure 15, Figure 16 |
| Large-Signal Step Response                                     | Figure 17, Figure 18 |
| Large-Signal Settling Time (10-V Positive Step)                | Figure 19            |
| Large-Signal Settling Time (10-V Negative Step)                | Figure 20            |
| Short-Circuit Current vs Temperature                           | Figure 21            |
| Maximum Output Voltage vs Frequency                            | Figure 22            |
| Channel Separation vs Frequency                                | Figure 23            |
| EMIRR IN+ vs Frequency                                         | Figure 24            |



#### TYPICAL CHARACTERISTICS

 $V_S$  = ±18 V,  $V_{CM}$  =  $V_S/2$ ,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S/2$ , and  $C_L$  = 100 pF, unless otherwise noted.



INPUT BIAS CURRENT vs TEMPERATURE



Figure 2.

OUTPUT VOLTAGE SWING vs OUTPUT CURRENT (Maximum Supply)



**CMRR vs TEMPERATURE** 



0.1-Hz TO 10-Hz NOISE



INPUT VOLTAGE NOISE SPECTRAL DENSITY vs FREQUENCY



Figure 5.



### TYPICAL CHARACTERISTICS (continued)

 $V_S$  = ±18 V,  $V_{CM}$  =  $V_S/2$ ,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S/2$ , and  $C_L$  = 100 pF, unless otherwise noted.



Figure 7.



Figure 8.

#### **OPEN-LOOP OUTPUT IMPEDANCE vs FREQUENCY**



Figure 9.

# SMALL-SIGNAL OVERSHOOT vs CAPACITIVE LOAD (100-mV Output Step)



Figure 10.

# SMALL-SIGNAL OVERSHOOT vs CAPACITIVE LOAD (100-mV Output Step)



Figure 11.

#### **NO PHASE REVERSAL**



Figure 12.



## **TYPICAL CHARACTERISTICS (continued)**

 $V_S$  = ±18 V,  $V_{CM}$  =  $V_S/2$ ,  $R_{LOAD}$  = 10 k $\Omega$  connected to  $V_S/2$ , and  $C_L$  = 100 pF, unless otherwise noted.

#### **POSITIVE OVERLOAD RECOVERY**



Figure 13.

#### **NEGATIVE OVERLOAD RECOVERY**



Figure 14.

SMALL-SIGNAL STEP RESPONSE (100 mV)



Time (1  $\mu$ s/div) Figure 15.

SMALL-SIGNAL STEP RESPONSE (100 mV)



Figure 16.

### LARGE-SIGNAL STEP RESPONSE



Figure 17.

### LARGE-SIGNAL STEP RESPONSE



Figure 18.



### TYPICAL CHARACTERISTICS (continued)

 $V_S = \pm 18$  V,  $V_{CM} = V_S/2$ ,  $R_{LOAD} = 10$  k $\Omega$  connected to  $V_S/2$ , and  $C_L = 100$  pF, unless otherwise noted.





LARGE-SIGNAL SETTLING TIME





**MAXIMUM OUTPUT VOLTAGE vs FREQUENCY** 



Figure 21.





Figure 22.



Figure 24.



#### APPLICATION INFORMATION

The OPAx180 family of operational amplifiers combine precision offset and drift with excellent overall performance, making them ideal for many precision applications. The precision offset drift of only 0.085 µV/°C provides stability over the entire temperature range. In addition, the device offers excellent overall performance with high CMRR, PSRR, and A<sub>OI</sub>. As with all amplifiers, applications with noisy or high-impedance power supplies require decoupling capacitors close to the device pins. In most cases, 0.1-µF capacitors are adequate.

#### OPERATING CHARACTERISTICS

The OPAx180 family of amplifiers is specified for operation from 4 V to 36 V (±2 V to ±18 V). Many of the specifications apply from -40°C to +105°C. Parameters that can exhibit significant variance with regard to operating voltage or temperature are presented in the Typical Characteristics.

#### **EMI REJECTION**

The OPAx180 uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI interference from sources such as wireless communications and densely populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the OPAx180 benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. Figure 25 shows the results of this testing on the OPAx180. Detailed information can also be found in the Application Report EMI Rejection Ratio of Operational Amplifiers (SBOA128), available for download from the TI website.



Figure 25. OPAx180 EMIRR Testing



#### **GENERAL LAYOUT GUIDELINES**

For best operational performance of the device, good printed circuit board (PCB) layout practices are recommended. Low-loss, 0.1-µF bypass capacitors should be connected between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable to single-supply applications.

#### PHASE-REVERSAL PROTECTION

The OPAx180 family has an internal phase-reversal protection. Many op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input of the OPAx180 prevents phase reversal with excessive common-mode voltage. Instead, the output limits into the appropriate rail. This performance is shown in Figure 26.



Figure 26. No Phase Reversal

#### **CAPACITIVE LOAD AND STABILITY**

The dynamic characteristics of the OPAx180 have been optimized for a range of common operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor (for example,  $R_{OUT}$  equal to 50  $\Omega$ ) in series with the output. Figure 27 and Figure 28 illustrate graphs of small-signal overshoot versus capacitive load for several values of  $R_{OUT}$ . Also, refer to the Applications Report, Feedback Plots Define Op Amp AC Performance (SBOA015), available for download from the TI website, for details of analysis techniques and application circuits.



Figure 27. Small-Signal Overshoot versus Capacitive Load (100-mV Output Step)



Figure 28. Small-Signal Overshoot versus Capacitive Load (100-mV Output Step)



#### **ELECTRICAL OVERSTRESS**

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

These ESD protection diodes also provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA as stated in the Absolute Maximum Ratings. Figure 29 shows how a series input resistor may be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value should be kept to a minimum in noise-sensitive applications.



Figure 29. Input Current Protection

An ESD event produces a short duration, high-voltage pulse that is transformed into a short duration, high-current pulse as it discharges through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent it from being damaged. The energy absorbed by the protection circuitry is then dissipated as heat.

When the operational amplifier connects into a circuit, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. Should this condition occur, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through ESD cells and rarely involves the absorption device.

If there is an uncertainty about the ability of the supply to absorb this current, external zener diodes may be added to the supply pins. The zener voltage must be selected such that the diode does not turn on during normal operation.

However, its zener voltage should be low enough so that the zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.



#### **APPLICATION EXAMPLES**

The application examples of Figure 30 and Figure 31 highlight only a few of the circuits where the OPAx180 family of devices can be used.



Figure 30. Discrete INA + Attenuation for ADC with 3.3-V Supply



(1)  $R_5$  provides positive-varying excitation to linearize output.

Figure 31. RTD Amplifier with Linearization





## **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision A (November 2011) to Revision B   | rical Characteristics table |
|----|--------------------------------------------------------|-----------------------------|
| •  | Changed footnote 1 of Electrical Characteristics table | 3                           |
| •  | Updated Figure 7                                       | 8                           |





ww.ti.com 28-Aug-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| OPA2180ID        | ACTIVE     | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA2180IDGK      | PREVIEW    | VSSOP        | DGK                | 8    | 80          | TBD                        | Call TI              | Call TI                      |                             |
| OPA2180IDGKR     | PREVIEW    | VSSOP        | DGK                | 8    | 2500        | TBD                        | Call TI              | Call TI                      |                             |
| OPA2180IDR       | ACTIVE     | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA4180ID        | PREVIEW    | SOIC         | D                  | 14   | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA4180IDR       | PREVIEW    | SOIC         | D                  | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| OPA4180IPW       | PREVIEW    | TSSOP        | PW                 | 14   | 90          | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-2-260C-1 YEAR          |                             |
| OPA4180IPWR      | PREVIEW    | TSSOP        | PW                 | 14   | 2000        | Green (RoHS<br>& no Sb/Br) | Call TI              | Level-2-260C-1 YEAR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

28-Aug-2012

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

14-Jul-2012 www.ti.com

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**





**TAPE DIMENSIONS** 



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

\*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2180IDR | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| I | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | OPA2180IDR | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

## DGK (S-PDSO-G8)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



## D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



PW (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

#### Products Applications

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy

Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security

Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u>

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>