# **DUAL SCHOTTKY DIODE BRIDGE** #### **FEATURES** - Monolithic Eight-Diode Array - Exceptional Efficiency - Low Forward Voltage - Fast Recovery Time - High Peak Current - Small Size #### **DESCRIPTION** This eight-diode array is designed for high-current, low duty-cycle applications typical of flyback voltage clamping for inductive loads. The dual bridge connection makes this device particularly applicable to bipolar driven stepper motors. The use of Schottky diode technology features high efficiency through lowered forward voltage drop and decreased reverse recovery time. This single monolithic chip is fabricated in both hermetic CERDIP and copper-leaded plastic packages. The UC1610 in ceramic is designed for -55°C to 125°C environments but with reduced peak current capability. The UC2610 in plastic and ceramic is designed for -25°C to 125°C environments also with reduced peak current capability; while the UC3610 in plastic has higher current rating over a 0°C to 70°C temperature range. #### **AVAILABLE OPTIONS** | | Packaged Devices | | | | | | | | |----------------|------------------|---------|---------|--|--|--|--|--| | $T_A = T_J$ | SOIC Wide (DW) | DIL (J) | DIL (N) | | | | | | | −55°C to 125°C | UC1610DW | UC1610J | UC1610N | | | | | | | -25°C to 125°C | UC2610DW | UC2610J | UC2610N | | | | | | | 0°C to 70°C | UC3610DW | UC3610J | UC3610N | | | | | | #### THERMAL INFORMATION | PACKAGE | θ <b>ja</b> | θјс | |------------------|-------------------------|-------| | SOIC (DW) 16 pin | 50 – 100 <sup>(1)</sup> | 27 | | DIP (J) 8 pin | 125 – 160 | 20(2) | | DIP (N) 8 pin | 103 <sup>(1)</sup> | 50 | NOTES: 1. Specified θja (junction-to-ambient) is for devices mounted to 5-in² FR4 PC board with one ounce copper where noted. When resistance range is given, lower values are for 5-in² aluminum PC board. Test PWB was 0.062 in thick and typically used 0.635-mm trace widths for power packages and 1.3-mm trace widths for non-power packages with a 100-mil x 100-mil probe land area at the end of each trace. 2. θjc data values stated were derived from MIL–STD–1835B. MIL–STD–1835B states that the baseline values shown are worst case (mean + 2s) for a 60-mil x 60-mil microcircuit device silicon die and applicable for devices with die sizes up to 14400 square mils. For device die sizes greater than 14400 square mils use the following values; dual-in-line, 11°C/W; flat pack, 10°C/W; pin grid array, 10°C/W. #### N OR J PACKAGE TOP VIEW #### DW PACKAGE TOP VIEW # absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†‡</sup> | Peak inverse voltage (per diode) | 50 V | |---------------------------------------------|----------------| | Peak forward current | | | UC1611 | 1 A | | UC2610 | 1 A | | UC3611 | 3 A | | Power dissipation at T <sub>A</sub> = 70°C | 1 W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | | Lead temperature (soldering, 10 seconds) | 300°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # electrical characteristics, all specifications apply to each individual diode, $T_J = 25^{\circ}C$ , $T_A = T_J$ , (except as noted) | PARAMETER | TEST CON | MIN | TYP | MAX | UNITS | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------------------------|------|------|-------|----| | Francisco de la constante l | I <sub>F</sub> = 100 mA | | 0.35 | 0.5 | 0.7 | V | | Forward voltage drop | I <sub>F</sub> = 1 A | 0.8 | 1.0 | 1.3 | V | | | | V <sub>R</sub> = 40 V | | | 0.01 | 0.1 | mA | | Leakage current | V <sub>R</sub> = 40 V, | T <sub>J</sub> = 100°C | | 0.1 | 1.0 | mA | | Reverse recovery | 0.5 A forward to 0.5 A reverse | | | 15 | | ns | | Forward recovery | 1 A forward to 1.1 V recovery | | | 30 | | ns | | Junction capacitance | V <sub>R</sub> = 5 V | | | 70 | | pF | NOTE: At forward currents of greater than 1.0 A, a parasitic current of approximately 10 mA may be collected by adjacent diodes. <sup>&</sup>lt;sup>‡</sup> Consult packaging section of databook for thermal limitations and considerations of package. #### **APPLICATION INFORMATION** Figure 3 # FORWARD RECOVERY CHARACTERISTICS Figure 2 Figure 4 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------| | UC1610J | OBSOLETE | CDIP | JG | 8 | | TBD | Call TI | Call TI | | UC1610J883B | OBSOLETE | CDIP | JG | 8 | | TBD | Call TI | Call TI | | UC2610N | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | UC2610NG4 | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | UC3610DW | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | UC3610DWG4 | ACTIVE | SOIC | DW | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | UC3610DWTR | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | UC3610DWTRG4 | ACTIVE | SOIC | DW | 16 | 2000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | UC3610N | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | UC3610NG4 | ACTIVE | PDIP | Р | 8 | 50 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | N / A for Pkg Type | | UC3610Q | OBSOLETE | PLCC | FN | 20 | | TBD | Call TI | Call TI | | UC3610QTR | OBSOLETE | PLCC | FN | 20 | | TBD | Call TI | Call TI | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 18-Sep-2008 # PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 # TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UC3610DWTR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jul-2012 #### \*All dimensions are nominal | ĺ | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|------------|--------------|-----------------|------|------|-------------|------------|-------------| | | UC3610DWTR | SOIC | DW | 16 | 2000 | 367.0 | 367.0 | 38.0 | # JG (R-GDIP-T8) #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP1-T8 # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. #### FN (S-PQCC-J\*\*) #### 20 PIN SHOWN #### PLASTIC J-LEADED CHIP CARRIER NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Falls within JEDEC MS-018 DW (R-PDSO-G16) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AA. DW (R-PDSO-G16) PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Refer to IPC7351 for alternate board design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525 - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. | Applications | |--------------| **Products** Audio www.ti.com/audio **Amplifiers** amplifier.ti.com **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap Wireless Connectivity www.ti.com/wirelessconnectivity Automotive and Transportation www.ti.com/automotive www.ti.com/communications Communications and Telecom Computers and Peripherals www.ti.com/computers Consumer Electronics www.ti.com/consumer-apps **Energy and Lighting** www.ti.com/energy Industrial www.ti.com/industrial Medical www.ti.com/medical Security www.ti.com/security Space, Avionics and Defense www.ti.com/space-avionics-defense Video and Imaging www.ti.com/video e2e.ti.com **TI E2E Community**