



## **Fully-Differential Isolation Amplifier for Energy Metering**

Check for Samples: AMC1100

## **FEATURES**

- ±250-mV Input Voltage Range Optimized for Shunt Resistors
- Very Low Nonlinearity: 0.075% max at 5 V
- Low Offset Error: 1.5 mV max
   Low Noise: 3.1 mV<sub>RMS</sub> typ
- Low High-Side Supply Current:
  - 8 mA max at 5 V
- Input Bandwidth: 60 kHz min
- Fixed Gain: 8 (0.5% Accuracy)
- High Common-Mode Rejection Ratio: 108 dB
- Low-Side Operation: 3.3 V
- · Certified Galvanic Isolation:
  - UL1577 and IEC60747-5-2 Approved
  - Isolation Voltage: 4250 V<sub>PEAK</sub>
     Working Voltage: 1200 V<sub>PEAK</sub>
  - Transient Immunity: 2.5 kV/µs min
- Typical 10-Year Lifespan at Rated Working Voltage (see Application Report SLLA197)
- Fully Specified Over the Extended Industrial Temperature Range

### **APPLICATIONS**

- Shunt Resistor Based Current Sensing in:
  - Energy Meters
  - Green Energy
  - Power Measurement Applications

## DESCRIPTION

The AMC1100 is a precision isolation amplifier with an output separated from the input circuitry by a silicon dioxide (SiO<sub>2</sub>) barrier that is highly resistant to magnetic interference. This barrier has been certified to provide galvanic isolation of up to 4250 V<sub>PEAK</sub>, according to UL1577 and IEC60747-5-2. Used in conjunction with isolated power supplies, this device prevents noise currents on a high common-mode voltage line from entering the local ground and interfering with or damaging sensitive circuitry.

The AMC1100 input is optimized for direct connection to shunt resistors or other low voltage level signal sources. The excellent performance of the device enables accurate current and voltage measurement in energy-metering applications. The output signal common-mode voltage is automatically adjusted to either the 3-V or 5-V low-side supply.

The AMC1100 is fully specified over the extended industrial temperature range of -40°C to +105°C and is available in the SMD-type, gullwing-8 package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE AND ORDERING INFORMATION

For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

## ABSOLUTE MAXIMUM RATINGS(1)

Over the operating ambient temperature range, unless otherwise noted.

|                                   |                                                                 | VALUE                    | UNIT |
|-----------------------------------|-----------------------------------------------------------------|--------------------------|------|
| Supply voltage, VDD1 to GND1      | or VDD2 to GND2                                                 | -0.5 to 6                | V    |
| Analog input voltage at VINP, VI  | NN                                                              | GND1 - 0.5 to VDD1 + 0.5 | V    |
| Input current to any pin except s | y pin except supply pins ±10                                    |                          | mA   |
| Maximum junction temperature,     | T <sub>J</sub> Max                                              | +150                     | °C   |
| Electrostatic discharge (ESD)     | Human body model (HBM) JEDEC standard 22, test method A114-C.01 | ±2500                    | V    |
| ratings,<br>all pins              | Charged device model (CDM) JEDEC standard 22, test method C101  | ±1000                    | V    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

## THERMAL INFORMATION

|                  |                                              | AMC1100   |       |
|------------------|----------------------------------------------|-----------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                | DUB (SOP) | UNITS |
|                  |                                              | 8 PINS    |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance       | 75.1      |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance    | 61.6      |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance         | 39.8      | °C/W  |
| ΨЈТ              | Junction-to-top characterization parameter   | 27.2      | *C/vv |
| ΨЈВ              | Junction-to-board characterization parameter | 39.4      |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | N/A       |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback



### REGULATORY INFORMATION

| VDE AND IEC                          | UL                                                  |  |  |
|--------------------------------------|-----------------------------------------------------|--|--|
| Certified according to IEC 60747-5-2 | Recognized under 1577 component recognition program |  |  |
| File number: 40016131                | File number: E181974                                |  |  |

#### IEC 60747-5-2 INSULATION CHARACTERISTICS

Over operating free-air temperature range, unless otherwise noted.

|                   | PARAMETER                          | TEST CONDITIONS                                                                                                                               | VALUE             | UNIT       |  |
|-------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|--|
| V <sub>IORM</sub> | Maximum working insulation voltage |                                                                                                                                               | 1200              | $V_{PEAK}$ |  |
|                   |                                    | Qualification test: after input/output safety test subgroup 2/3 V <sub>PR</sub> = V <sub>IORM</sub> × 1.2, t = 10 s, partial discharge < 5 pC | 1140              | $V_{PEAK}$ |  |
| V <sub>PR</sub>   | Input-to-output test voltage       | Qualification test: method A, after environmental tests subgroup 1, $V_{PR} = V_{IORM} \times 1.6$ , $t = 10$ s, partial discharge < 5 pC     | 1920              | $V_{PEAK}$ |  |
|                   |                                    | 100% production test: method B1, V <sub>PR</sub> = V <sub>IORM</sub> × 1.875, t = 1 s, partial discharge < 5 pC                               | 2250              | $V_{PEAK}$ |  |
| V <sub>IOTM</sub> | Transient overvoltage              | Qualification test: t = 60 s                                                                                                                  | 4250              | $V_{PEAK}$ |  |
|                   | Leadette vellere en la             | Qualification test: V <sub>TEST</sub> = V <sub>ISO</sub> , t = 60 s                                                                           | 4250              | $V_{PEAK}$ |  |
| $V_{ISO}$         | Insulation voltage per UL          | 100% production test: V <sub>TEST</sub> = 1.2 x V <sub>ISO</sub> , t = 1 s                                                                    | 5100              | $V_{PEAK}$ |  |
| R <sub>S</sub>    | Insulation resistance              | $V_{IO} = 500 \text{ V at T}_{S}$                                                                                                             | > 10 <sup>9</sup> | Ω          |  |
| PD                | Pollution degree                   |                                                                                                                                               | 2                 | 0          |  |

## **IEC SAFETY LIMITING VALUES**

Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output (I/O) circuitry. I/O circuitry failure can allow low resistance to either ground or supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, thus potentially leading to secondary system failures.

The safety-limiting constraint is the operating virtual junction temperature range specified in the Absolute Maximum Ratings table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determine the junction temperature. The assumed junction-to-air thermal resistance in the Thermal Information table is that of a device installed in the JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface-Mount Packages and is conservative. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

|                | PARAMETER                               | TEST CONDITIONS                                                                                                          | MIN | TYP | MAX  | UNIT |
|----------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| Is             | Safety input, output, or supply current | $\theta_{JA} = 246^{\circ}\text{C/W}, V_{IN} = 5.5 \text{ V}, T_{J} = +150^{\circ}\text{C}, T_{A} = +25^{\circ}\text{C}$ |     |     | 10   | mA   |
| T <sub>C</sub> | Maximum-case temperature                |                                                                                                                          |     |     | +150 | °C   |

## **IEC 61000-4-5 RATINGS**

| PARAMETER  |                | TEST CONDITIONS                                               | VALUE | UNIT |
|------------|----------------|---------------------------------------------------------------|-------|------|
| $V_{IOSM}$ | Surge immunity | 1.2-μs or 50-μs voltage surge and 8-μs or 20-μs current surge | ±6000 | V    |

## **IEC 60664-1 RATINGS**

| PARAMETER                    | TEST CONDITIONS                            | SPECIFICATION |
|------------------------------|--------------------------------------------|---------------|
| Basic isolation group        | Material group                             | II            |
|                              | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I-IV          |
| In stallation classification | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-IV          |
| Installation classification  | Rated mains voltage ≤ 400 V <sub>RMS</sub> | I-III         |
|                              | Rated mains voltage < 600 V <sub>RMS</sub> | I-III         |



## PACKAGE CHARACTERISTICS(1)

|                 | PARAMETER                                        | TEST CONDITIONS                                                                                                                             | MIN                | TYP MAX            | UNIT |
|-----------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|
| L(I01)          | Minimum air gap (clearance)                      | Shortest terminal-to-terminal distance through air                                                                                          | 7                  |                    | mm   |
| L(102)          | Minimum external tracking (creepage)             | Shortest terminal-to-terminal distance across package surface                                                                               | 7                  |                    | mm   |
| СТІ             | Tracking resistance (comparative tracking index) | DIN IEC 60112 and VDE 0303 part 1                                                                                                           | > 400              |                    | V    |
|                 | Minimum internal gap (internal clearance)        | Distance through insulation                                                                                                                 | 0.014              |                    | mm   |
| R <sub>IO</sub> | Isolation resistance                             | Input to output, $V_{IO} = 500$ V, all pins on each side of the barrier tied together to create a two-terminal device, $T_A < +85^{\circ}C$ |                    | > 10 <sup>12</sup> | Ω    |
|                 |                                                  | Input to output, $V_{IO} = 500 \text{ V}$ ,<br>+85°C $\leq T_A < T_A \text{ max}$                                                           | > 10 <sup>11</sup> |                    | Ω    |
| C <sub>IO</sub> | Barrier capacitance input to output              | $V_I = 0.5 V_{PP}$ at 1 MHz                                                                                                                 |                    | 1.2                | pF   |
| Cı              | Input capacitance to ground                      | V <sub>I</sub> = 0.5 V <sub>PP</sub> at 1 MHz                                                                                               |                    | 3                  | pF   |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of a specific application. Care should be taken to maintain the creepage and clearance distance of the board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal according to the measurement techniques shown in the *Isolation Glossary* section. Techniques such as inserting grooves or ribs on the PCB are used to help increase these specifications.

## **ELECTRICAL CHARACTERISTICS**

All minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to  $+105^{\circ}\text{C}$  and are within the specified voltage range, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$ , VDD1 = 5 V, and VDD2 = 3.3 V.

|                    | PARAMETER                             | TEST CONDITIONS                           | MIN    | TYP    | MAX    | UNIT                 |
|--------------------|---------------------------------------|-------------------------------------------|--------|--------|--------|----------------------|
| INPUT              |                                       |                                           | 1      |        | ,      |                      |
|                    | Maximum input voltage before clipping | VINP – VINN                               |        | ±320   |        | mV                   |
|                    | Differential input voltage            | VINP – VINN                               | -250   |        | +250   | mV                   |
| $V_{CM}$           | Common-mode operating range           |                                           | -0.16  |        | VDD1   | V                    |
| Vos                | Input offset voltage                  |                                           | -1.5   | ±0.2   | +1.5   | mV                   |
| TCV <sub>OS</sub>  | Input offset thermal drift            |                                           | -10    | ±1.5   | +10    | μV/K                 |
| CMRR               | Common mode rejection retic           | V <sub>IN</sub> from 0 V to 5 V at 0 Hz   |        | 108    |        | dB                   |
| CIVIRR             | Common-mode rejection ratio           | V <sub>IN</sub> from 0 V to 5 V at 50 kHz |        | 95     |        | dB                   |
| C <sub>IN</sub>    | Input capacitance to GND1             | VINP or VINN                              |        | 3      |        | pF                   |
| C <sub>IND</sub>   | Differential input capacitance        |                                           |        | 3.6    |        | pF                   |
| R <sub>IN</sub>    | Differential input resistance         |                                           |        | 28     |        | kΩ                   |
|                    | Small-signal bandwidth                |                                           | 60     | 100    |        | kHz                  |
| OUTPUT             |                                       |                                           | •      |        |        |                      |
|                    | Nominal gain                          |                                           |        | 8      |        |                      |
| 0                  | O-i                                   | Initial, at T <sub>A</sub> = +25°C        | -0.5   | ±0.05  | +0.5   | %                    |
| G <sub>ERR</sub>   | Gain error                            |                                           | -1     | ±0.05  | +1     | %                    |
| TCG <sub>ERR</sub> | Gain error thermal drift              |                                           |        | ±56    |        | ppm/K                |
|                    | Newlinearity                          | 4.5 V ≤ VDD2 ≤ 5.5 V                      | -0.075 | ±0.015 | +0.075 | %                    |
|                    | Nonlinearity                          | 2.7 V ≤ VDD2 ≤ 3.6 V                      | -0.1   | ±0.023 | +0.1   | %                    |
|                    | Nonlinearity thermal drift            |                                           |        | 2.4    |        | ppm/K                |
|                    | Output noise                          | VINP = VINN = 0 V                         |        | 3.1    |        | ${\rm mV}_{\rm RMS}$ |
| DCDD               | Down cumbly rejection refi-           | vs VDD1, 10-kHz ripple                    |        | 80     |        | dB                   |
| PSRR               | Power-supply rejection ratio          | vs VDD2, 10-kHz ripple                    |        | 61     |        | dB                   |
|                    | Rise-and-fall time                    | 0.5-V step, 10% to 90%                    |        | 3.66   | 6.6    | μs                   |

Submit Documentation Feedback



## **ELECTRICAL CHARACTERISTICS (continued)**

All minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to +105°C and are within the specified voltage range, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}\text{C}$ , VDD1 = 5 V, and VDD2 = 3.3 V.

|                  | PARAMETER                                        | TEST CONDITIONS                           | MIN  | TYP  | MAX  | UNIT  |
|------------------|--------------------------------------------------|-------------------------------------------|------|------|------|-------|
| OUTPU            | T (continued)                                    |                                           |      |      |      |       |
|                  |                                                  | 0.5-V step, 50% to 10%, unfiltered output |      | 1.6  | 3.3  | μs    |
|                  | $V_{\text{IN}}$ to $V_{\text{OUT}}$ signal delay | 0.5-V step, 50% to 50%, unfiltered output |      | 3.15 | 5.6  | μs    |
|                  |                                                  | 0.5-V step, 50% to 90%, unfiltered output |      | 5.26 | 9.9  | μs    |
| CMTI             | Common-mode transient immunity                   | V <sub>CM</sub> = 1 kV                    | 2.5  | 3.75 |      | kV/µs |
|                  | Outrot common mode walters                       | 2.7 V ≤ VDD2 ≤ 3.6 V                      | 1.15 | 1.29 | 1.45 | V     |
|                  | Output common-mode voltage                       | 4.5 V ≤ VDD2 ≤ 5.5 V                      | 2.4  | 2.55 | 2.7  | V     |
|                  | Short-circuit current                            |                                           |      | 20   |      | mA    |
| R <sub>OUT</sub> | Output resistance                                |                                           |      | 2.5  |      | Ω     |
| POWER            | SUPPLY                                           | ,                                         |      |      | •    |       |
| VDD1             | High-side supply voltage                         |                                           | 4.5  | 5.0  | 5.5  | V     |
| VDD2             | Low-side supply voltage                          |                                           | 2.7  | 5.0  | 5.5  | V     |
| I <sub>DD1</sub> | High-side supply current                         |                                           |      | 5.4  | 8    | mA    |
|                  | Lour side supply suggest                         | 2.7 V < VDD2 < 3.6 V                      |      | 3.8  | 6    | mA    |
| I <sub>DD2</sub> | Low-side supply current                          | 4.5 V < VDD2 < 5.5 V                      |      | 4.4  | 7    | mA    |
| P <sub>DD1</sub> | High-side power dissipation                      |                                           |      | 27.0 | 44.0 | mW    |
| n                | l acceptation and a second second                | 2.7 V < VDD2 < 3.6 V                      |      | 11.4 | 21.6 | mW    |
| $P_{DD2}$        | Low-side power dissipation                       | 4.5 V < VDD2 < 5.5 V                      |      | 22.0 | 38.5 | mW    |

## **PIN CONFIGURATION**

## DUB PACKAGE SOP-8 (TOP VIEW)



## **PIN DESCRIPTIONS**

| PIN NAME | PIN NO | FUNCTION      | DESCRIPTION                |
|----------|--------|---------------|----------------------------|
| GND1     | 4      | Power         | High-side analog ground    |
| GND2     | 5      | Power         | Low-side analog ground     |
| VDD1     | 1      | Power         | High-side power supply     |
| VDD2     | 8      | Power         | Low-side power supply      |
| VINN     | 3      | Analog input  | Inverting analog input     |
| VINP     | 2      | Analog input  | Noninverting analog input  |
| VOUTN    | 6      | Analog output | Inverting analog output    |
| VOUTP    | 7      | Analog output | Noninverting analog output |



## **TYPICAL CHARACTERISTICS**

At VDD1 = VDD2 = 5 V, VINP = -250 mV to +250 mV, and VINN = 0 V, unless otherwise noted.

# INPUT OFFSET vs HIGH-SIDE SUPPLY VOLTAGE



Figure 1.

## INPUT OFFSET vs LOW-SIDE SUPPLY VOLTAGE

**NSTRUMENTS** 



Figure 2.

## INPUT OFFSET vs LOW-SIDE SUPPLY VOLTAGE



Figure 3.

## INPUT OFFSET vs TEMPERATURE



Figure 4.

## COMMON-MODE REJECTION RATIO vs INPUT FREQUENCY



Figure 5.

## INPUT CURRENT vs INPUT VOLTAGE



Figure 6.



## **TYPICAL CHARACTERISTICS (continued)**

At VDD1 = VDD2 = 5 V, VINP = -250 mV to +250 mV, and VINN = 0 V, unless otherwise noted.





## GAIN ERROR vs LOW-SIDE SUPPLY VOLTAGE



GAIN ERROR vs LOW-SIDE SUPPLY VOLTAGE



## GAIN ERROR vs TEMPERATURE



NORMALIZED GAIN vs INPUT FREQUENCY



Figure 12.

## TYPICAL CHARACTERISTICS (continued)

At VDD1 = VDD2 = 5 V, VINP = -250 mV to +250 mV, and VINN = 0 V, unless otherwise noted.



OUTPUT VOLTAGE vs INPUT VOLTAGE

**INSTRUMENTS** 



Figure 13.

OUTPUT VOLTAGE vs INPUT VOLTAGE



NONLINEARITY vs HIGH-SIDE SUPPLY VOLTAGE



Figure 15.

NONLINEARITY
vs LOW-SIDE SUPPLY VOLTAGE



NONLINEARITY vs LOW-SIDE SUPPLY VOLTAGE



Figure 18.



## TYPICAL CHARACTERISTICS (continued)

At VDD1 = VDD2 = 5 V, VINP = -250 mV to +250 mV, and VINN = 0 V, unless otherwise noted.





## **OUTPUT NOISE DENSITY**

vs FREQUENCY



Figure 21.

**POWER-SUPPLY REJECTION RATIO vs RIPPLE FREQUENCY** 



Figure 22.





Figure 23.

## **FULL-SCALE** STEP RESPONSE



Figure 24.

Signal Delay (µs)

0

-40

-25 -10



SBAS562 - APRIL 2012 www.ti.com

## **TYPICAL CHARACTERISTICS (continued)**

At VDD1 = VDD2 = 5 V, VINP = -250 mV to +250 mV, and VINN = 0 V, unless otherwise noted.

80

95

110 125

65

## **OUTPUT SIGNAL DELAY TIME vs TEMPERATURE** 10 50% to 10% 50% to 50% 50% to 90% 8 7 6 5 4 3 2 1

20 35 50 Temperature (°C)

Figure 25.

### **OUTPUT COMMON-MODE VOLTAGE vs LOW-SIDE SUPPLY VOLTAGE**



Figure 26.

## **OUTPUT COMMON-MODE VOLTAGE** vs TEMPERATURE



**LOW-SIDE SUPPLY CURRENT vs LOW-SIDE SUPPLY VOLTAGE** 



## **SUPPLY CURRENT vs SUPPLY VOLTAGE**



**SUPPLY CURRENT** vs TEMPERATURE



Figure 30.

### THEORY OF OPERATION

## INTRODUCTION

The differential analog input of the AMC1100 is a switched-capacitor circuit based on a second-order modulator stage that digitizes the input signal into a 1-bit output stream. The device compares the differential input signal ( $V_{IN} = VINP - VINN$ ) against the internal reference of 2.5 V using internal capacitors that are continuously charged and discharged with a typical frequency of 10 MHz. With the S1 switches closed,  $C_{IND}$  charges to the voltage difference across VINP and VINN. For the discharge phase, both S1 switches open first and then both S2 switches close.  $C_{IND}$  discharges to approximately AGND + 0.8 V during this phase. Figure 31 shows the simplified equivalent input circuitry.



Figure 31. Equivalent Input Circuit

The analog input range is tailored to directly accommodate a voltage drop across a shunt resistor used for current sensing. However, there are two restrictions on the analog input signals, VINP and VINN. If the input voltage exceeds the range AGND - 0.5 V to AVDD + 0.5 V, the input current must be limited to 10 mA to prevent the implemented input protection diodes from damage. In addition, the device linearity and noise performance are ensured only when the differential analog input voltage remains within  $\pm 250 \text{ mV}$ .

The isolated digital bit stream is processed by a third-order analog filter on the low-side and presented as a differential output of the device.

The SiO<sub>2</sub>-based capacitive isolation barrier supports a high level of magnetic field immunity, as described in application report SLLA181, *ISO72x Digital Isolator Magnetic-Field Immunity* (available for download at www.ti.com).

Copyright © 2012, Texas Instruments Incorporated

Submit Documentation Feedback



#### APPLICATION INFORMATION

## **CURRENT MEASUREMENT**

A typical operation of the AMC1100 is a current-measurement application, as shown in Figure 32. Measurement of the current through the phase of a power line is done via the shunt resistor R<sub>SHUNT</sub> (in this case, a two-terminal shunt). For better performance, the differential signal is filtered using RC filters (components R<sub>2</sub>, R<sub>3</sub>, and C<sub>2</sub>). Optionally, C<sub>3</sub> and C<sub>4</sub> can be used to reduce charge dumping from the inputs. In this case, care should be taken when choosing the quality of these capacitors; mismatch in values of these capacitors leads to a common-mode error at the modulator input.



(1) Place these capacitors as close as possible to the AMC1100.

Figure 32. Typical Application Diagram for the AMC1100

The high-side power supply for the AMC1100 (VDD1) is derived from the system supply. For lowest cost, a Zener diode can be used to limit the voltage to 5 V ± 10%. A 0.1-µF decoupling capacitor is recommended for filtering this power-supply path. This capacitor (C1 in Figure 32) should be placed as close as possible to the VDD1 pin for best performance. If better filtering is required, an additional 1-µF to 10-µF capacitor can be used. For higher power efficiency, a step-down converter can be used (such as the TPS62120) to generate the AMC1100 supply voltage.

The floating ground reference (GND1) is derived from the end of the shunt resistor, which is connected to the negative input of the AMC1100 (VINN). If a four-terminal shunt is used, the inputs of the AMC1100 are connected to the inner leads while GND1 is connected to one of the outer shunt leads. The differential input of the AMC1100 ensures accurate operation even in noisy environments.

The differential output of the AMC1100 can either directly drive an analog-to-digital converter (ADC) input or can be further filtered before being processed by the ADC.

Submit Documentation Feedback

As shown in Figure 33, it is recommended to place the bypass and filter capacitors as close as possible to the AMC1100 to ensure best performance.



Figure 33. AMC1100 Layout Recommendation

To maintain the isolation barrier and the common-mode transient immunity (CMTI) of the device, the distance between the high-side ground (GND1) and the low-side ground (GND2) should be kept at maximum; that is the entire area underneath the device should be kept free of any conducting materials.



## **VOLTAGE MEASUREMENT**

The AMC1100 can also be used for isolated voltage measurement applications, as shown in a simplified way in Figure 34. In such applications, usually a resistor divider ( $R_1$  and  $R_2$  in Figure 34) is used to match the relatively small input voltage range of the AMC1100.  $R_2$  and the AMC1100 input resistance ( $R_{IN}$ ) also create a resistance divider that results in additional gain error. With the assumption that  $R_1$  and  $R_{IN}$  have a considerably higher value than  $R_2$ , the resulting total gain error can be estimated using Equation 1:

$$G_{\text{ERRTOT}} = G_{\text{ERR}} + \frac{R_2}{R_{\text{IN}}}$$

Where  $G_{ERR}$  = device gain error.

(1)



Figure 34. Voltage Measurement Application

Submit Documentation Feedback

### ISOLATION GLOSSARY

**Creepage Distance:** The shortest path between two conductive input-to-output leads measured along the surface of the insulation. The shortest distance path is found around the end of the package body.



Clearance: The shortest distance between two conductive input-to-output leads measured through air (line of sight).



**Input-to-Output Barrier Capacitance:** The total capacitance between all input terminals connected together, and all output terminals connected together.

**Input-to-Output Barrier Resistance:** The total resistance between all input terminals connected together, and all output terminals connected together.

**Primary Circuit:** An internal circuit directly connected to an external supply mains or other equivalent source that supplies the primary circuit electric power.

**Secondary Circuit:** A circuit with no direct connection to primary power that derives its power from a separate isolated source.

Comparative Tracking Index (CTI): CTI is an index used for electrical insulating materials. It is defined as the numerical value of the voltage that causes failure by tracking during standard testing. Tracking is the process that produces a partially conducting path of localized deterioration on or through the surface of an insulating material as a result of the action of electric discharges on or close to an insulation surface. The higher CTI value of the insulating material, the smaller the minimum creepage distance.

Generally, insulation breakdown occurs either through the material, over its surface, or both. Surface failure may arise from flashover or from the progressive insulation surface degradation by small localized sparks. Such sparks result from a surface film of a conducting contaminant breaking on the insulation. The resulting break in the leakage current produces an overvoltage at the site of the discontinuity, and an electric spark is generated. These sparks often cause carbonization on insulation material and lead to a carbon track between points of different potential. This process is known as *tracking*.

## Insulation:

Operational insulation—Insulation needed for correct equipment operation.

Basic insulation—Insulation to provide basic protection against electric shock.

Supplementary insulation—Independent insulation applied in addition to basic insulation in order to ensure protection against electric shock in the event of a failure of the basic insulation.

Double insulation—Insulation comprising both basic and supplementary insulation.

Reinforced insulation—A single insulation system that provides a degree of protection against electric shock equivalent to double insulation.



## **Pollution Degree:**

Pollution Degree 1—No pollution, or only dry, nonconductive pollution occurs. The pollution has no influence on device performance.

Pollution Degree 2—Normally, only nonconductive pollution occurs. However, a temporary conductivity caused by condensation is to be expected.

Pollution Degree 3—Conductive pollution, or dry nonconductive pollution that becomes conductive because of condensation, occurs. Condensation is to be expected.

Pollution Degree 4—Continuous conductivity occurs as a result of conductive dust, rain, or other wet conditions.

## **Installation Category:**

Overvoltage Category—This section is directed at insulation coordination by identifying the transient overvoltages that may occur, and by assigning four different levels as indicated in IEC 60664.

- 1. Signal Level: Special equipment or parts of equipment.
- 2. Local Level: Portable equipment, etc.
- 3. Distribution Level: Fixed installation.
- 4. Primary Supply Level: Overhead lines, cable systems.

Each category should be subject to smaller transients than the previous category.

Submit Documentation Feedback





10-May-2012

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| AMC1100DUB       | ACTIVE     | SOP          | DUB                | 8    | 50          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |
| AMC1100DUBR      | ACTIVE     | SOP          | DUB                | 8    | 350         | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-3-260C-168 HR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 10-May-2012

## TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

## \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   |     | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AMC1100DUBR | SOP             | DUB                | 8 | 350 | 330.0                    | 24.4                     | 10.9       | 10.01      | 5.85       | 16.0       | 24.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 10-May-2012



### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |  |
|-------------|--------------|-----------------|------|-----|-------------|------------|-------------|--|
| AMC1100DUBR | SOP          | DUB             | 8    | 350 | 358.0       | 335.0      | 35.0        |  |

## DUB (R-PDSO-G8)

## PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ANSI Y14.5 M-1982.

- B. This drawing is subject to change without notice.
- C. Dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.254mm.



## DUB (R-PDSO-G8)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

**Applications** 

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

**Products** 

Wireless Connectivity

#### Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications dataconverter.ti.com Computers and Peripherals www.ti.com/computers **Data Converters DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt www.ti.com/space-avionics-defense power.ti.com Space, Avionics and Defense Microcontrollers Video and Imaging microcontroller.ti.com www.ti.com/video www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap

TI E2E Community Home Page

www.ti.com/wirelessconnectivity

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated

e2e.ti.com